## HACETTEPE UNIVERSITY DEPARTMENT OF COMPUTER ENGINEERING BBM231 LOGIC DESIGN

Homework 3 (For all sections)

Assigned

: 26.11.2018

Due

: 03.12.2018

**A1.** 



a) Determine the output function  ${\bf y}$  for the following circuit.

b) Implement it using two 3x8 decoders with Enable signal, an inverter and OR gate.



| a)  a b c d   t1 t2 t3 t4 t5 t5 y  0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |      |        |   |                |        |                    |   |   |   | 7 |           |      |                           |                       |                                         |    |  |
|------------------------------------------------------------------------|------|--------|---|----------------|--------|--------------------|---|---|---|---|-----------|------|---------------------------|-----------------------|-----------------------------------------|----|--|
| 0000   1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                               | 1+ac | a'bd'+ | 1 | 00 01<br>= a'c | 110 (J | 700101010000101000 | 0 | 0 | 0 | 7 | 001100110 | 0000 | 0 1 0 0 0 0 1 1 0 0 0 0 1 | 00000 1111 00000 0111 | 000000000000000000000000000000000000000 | a) |  |



Full adders are complete. Full adders form a complete set of logic gates; that is, every Boolean function can be implemented using only full adders.

a. Wire each of the full adders below to produce the specified logic function (AND2, OR2, and NOT). In each case, only one output of the full adder is used. The full adder inputs may be connected to primary input signals or to constant values 0 or 1.

b. In each case, the "unused" output of the full adder is a Boolean function. Write next to that output pin the name or formula for this bonus output.



**A4.** Using only one 8X1 MUX and one inverter (NOT gate), design a 4-bit even parity generator.

| Α | В | С | D | Р | Р    |
|---|---|---|---|---|------|
| 0 | 0 | 0 | 0 | 0 | P=D  |
| 0 | 0 | 0 | 1 | 1 | 10   |
| 0 | 0 | 1 | 0 | 1 | P=D' |
| 0 | 0 | 1 | 1 | 0 | l1   |
| 0 | 1 | 0 | 0 | 1 | P=D' |
| 0 | 1 | 0 | 1 | 0 | 12   |
| 0 | 1 | 1 | 0 | 0 | P=D  |
| 0 | 1 | 1 | 1 | 1 | 13   |
| 1 | 0 | 0 | 0 | 1 | P=D' |
| 1 | 0 | 0 | 1 | 0 | 14   |
| 1 | 0 | 1 | 0 | 0 | P=D  |
| 1 | 0 | 1 | 1 | 1 | 15   |
| 1 | 1 | 0 | 0 | 0 | P=D  |
| 1 | 1 | 0 | 1 | 1 | 16   |
| 1 | 1 | 1 | 0 | 1 | P=D' |
| 1 | 1 | 1 | 1 | 0 | 17   |



- A5. 74LS153 is a dual 4x1 multiplexer that consists of two 4x1 multiplexer in it. It has two selection lines S1 and S0. For example, when S1S0=00, outputs YA=A0 and YB=B0. The figure at right shows an implementation for two functions F1 and F2. The inputs to the circuit are ABC.
  - a. Find the functions F1 and F2 using K-maps.
  - b. Implement the functions using 3x8 decoder and additional gates.



